Title | Power Aware GALS Based Pipelined des System |
Publication Type | Conference Proceedings |
Year of Conference | 2020 |
Authors | Vinay, B. K., S. Kumar, S. PushpaMala, S. Deekshitha, and P. Ke |
Conference Name | 6th IEEE International Conference on Electronics, Computing and Communication Technologies, CONECCT 2020 |
Date Published | 2020 |
Publisher | Institute of Electrical and Electronics Engineers Inc. |
ISBN Number | 9781728168289 (ISBN) |
Keywords | Department of Electronics and Communication Engineering, Scopus |
Abstract | The method of cryptography establishes the confidentiality for digital data transmission and storage. Cryptography is used in different applications like ecommerce, health-monitoring and military for protecting information. The Data encryption standard (DES) is widely used cryptographic algorithm due to its symmetric nature and economical implementation to provide short term data security. The same key and architecture set is used for encrypting and decrypting in DES algorithm accordingly. The substitution operation is performed by S-Box by using the key to obtain information uniquely. This paper implements DES algorithm using Globally Asynchronous Locally Synchronous (GALS) methodology which uses independent clock. This improves speed due to its pipelined architecture enabling concurrent data processing. The encryption and decryption engine are implemented by VLSI architecture. This architecture is simulated in Verilog HDL and synthesized on the Xilinx 14.2 device. The logical units of architecture on Field Programmable Gate Array (FPGA) increases by 6.25% to provide improved security. Hence, the speed is improved by trading off with area. This proposed method is proved to be robust for Differential Power Analysis (DPA) which is analyzed from the statistics of the processing time through 50000 encryptions. © 2020 IEEE. |
DOI | 10.1109/CONECCT50063.2020.9198555 |
Short Title | Proc. CONECCT - IEEE Int. Conf. Electron., Comput. Commun. Technol. |